### **LAB # 7:**

# Follow the steps to reproduce the Fetch module of MIPS 32-bit microprocessor using VHDL and implementation on FPGA **Objective**

To design and implement the Fetch module of a single-cycle MIPS 32-bit processor

### Pre-Lab

#### Fetch Module (fetch.vhd)

Program Counter (PC) provides the address of an instruction to be fetched from the instruction memory. For simplicity, we will implement the instruction memory using an array of 32-bit words, which means that your PC will use word addresses, instead of byte addresses as in a real MIPS processor. For this lab, we will limit the size of the instruction memory to 16 words, which would result in using only the least significant 4-bits of the address bus.

The address of an instruction memory word is selected based on three options:

- 1) Normal PC+1,
- 2) Branch address, or
- 3) Jump address.

To incorporate the three options of the PC choices, the fetch module includes branch and jump addresses as a part of its inputs, as illustrated in Figure 7.1. The jump address is supplied by the decoding unit, while the branch address is supplied by the execution unit, which would be implemented in the future labs. The *PC\_out* output is determined based on two input signals; that is, branch\_decision and jump\_decision. If both of these signals are zero, normal PC+1 is sent to *PC\_out*. Otherwise, *PC\_out* would be the *branch* or *jump target address* plus one.

The **PC** out is later used by the execution unit (execute.vhd) to compute the branch address. Since branch addr is computed from the execute module, it is not a relative address but an absolute address. For this lab, it is only used to test and confirm instruction fetch operations.

We also need a *Reset* signal that should set the PC to 0, so the computer can perform initialization of the system. In order to fetch one instruction per clock, a *clock* signal (generated by a button) is used as one of the inputs of the fetch module.

Summarizing these needs, a block diagram of the fetch module is shown in Figure 7-1 which includes all required inputs and outputs.

FIGURE 7-1: ENTITY FOR FETCH MODULE

For implementation, the PC is implemented as an internal variable. The internal PC is normally incremented by one and then outputted to  $PC\_out$ , i.e.,  $PC\_out <= PC+1$ . For branch and jump instructions, the  $branch\_addr$  or  $jump\_addr$  is loaded to PC when  $jump\_decision=1$  or  $branch\_decision=1$ , respectively. The instruction fetched from the PC location is sent out to the instruction output, while PC+1 is sent to the  $PC\_out$  for the next instruction fetch.

#### **Pre-Lab Task**

# Task 1: Entity of Fetch Module

The entity of fetch.vhd according to the above block diagram is:

## Task 2: Writing the Fetch Module

```
architecture bhv of fetch is
--instruction memory is created as an array of 32bits and has 16 locations
type mem array is array(0 to 15) of std logic vector(31 downto 0);
begin
process
variable mem: mem array := ( --initialize the instruction memory
           X"8c220000",
                                --L: lw $2, 0($1) -- make your own machine codes here
           X"8c640001",
                                       lw $4, 1($3)
                                                            -- to check the PC changes
           X"00822022",
                                      sub $4, $4, $3
sw $4, 0($3)
beq $1, $2, L
           X"ac640000",
           X"1022fffa",
                                --
                                      and $4, $3, $1
            X"00612064",
           X"08000000",
                                        jЬ
            X"00000000".
variable PC : std logic vector(31 downto 0);
                                                  -- PC is defined here
variable index : integer := 0;
begin
```

Note from the sample MIPS assembly code that the registers are now expressed simply \$0, \$1, ..\$7. For simplicity, we will only implement eight registers, and the registers are simply expressed as \$0 - \$7. This syntax is accepted by the Mars assembler. Therefore, you can still use the Mars assembler to generate the machine codes for this MIPS implementation, except that the PC values have to be modified to word addresses.

### **In-Lab Tasks**

You may start implementing the **fetch.vhd** as the top module to debug it, but it must be turned to a module later to test interfaces. Once debugging is completed, an interface test module must be written as a top module to test and verify the operations of the **fetch.vhd**.

## Lab Task 1: Write codes to test the functionality

- Design a wrapper file that calls (port map) fetch module created in pre-lab tasks.
- Set 8 seven segments to display the data (we will call it display unit).
- Connect *branch\_decision*, *jump\_decision*, and *reset* to slide switches for testing.
- Connect the *clock* signal to one of the push buttons
- Depending on the conditions, show the respective PC value and instruction on display unit
- Test and verify whether *PC\_out* increments by one for normal (i.e., *branch\_decision=0* and *jump\_decision=0*) instructions when a clock period is applied. Verify if the correct instruction is fetched to the instruction output, and if **PC** retains the correct value.
- Show the operations of branch and jump. If *branch\_decision='1'* or *jump\_decision='1'*, the *PC* display (LEDs) should show the correct address changes. Later, the control unit should be designed.

# **Rubric for Lab Assessment**

| The student performance for the assigned task during the lab session was: |                                                                                                                  |   |  |  |
|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---|--|--|
| Excellent                                                                 | The student completed assigned tasks without any help from the instructor and showed the results appropriately.  | 4 |  |  |
| Good                                                                      | The student completed assigned tasks with minimal help from the instructor and showed the results appropriately. | 3 |  |  |
| Average                                                                   | The student could not complete all assigned tasks and showed partial results.                                    | 2 |  |  |
| Worst                                                                     | The student did not complete assigned tasks.                                                                     | 1 |  |  |

| Instructor Signature: | Date: |
|-----------------------|-------|
|                       |       |